





## **BPM/LLRF** Collaboration on MicroTCA.4

A. Young for BPM team R. Larsen, S. Hoobler, J. Olsen, T. Straumann, C. Xu - SLAC R. Baron, M. Donna, H. Hassanzadegan, A. Jansson, A. J Johansson, H. Kocevar, F. Kristensen - ESS H.S. Kang, C. Kim, G. Mun, D.C. Shin - PAL







## **Collaboration-Pohang Accelerator Laboratory**



The PAL-XFEL is a 0.1-nm hard X-ray FEL project starting from 2011, which aims at providing photon flux higher than 1 x  $10^{12}$  photons/pulse at 0.1 nm using a 0.2 nC / 10 GeV electron linac. The photon flux of 1 x  $10^{12}$  at 0.1 nm corresponds to the FEL power of 30 GW with the pulse length of 60 fs in FWHM. Beam trajectory must be maintained within 5 µm at 250pC in the linear accelerator to obtain this resolution PAL XFEL would like to use the LCLS-II mTCA stripline BPM system

## **FODO Lattice For Phase-II**



## Scope and Goals of the WFO for PAL

The WFO agreement was a collaboration between the Pohang Accelerator Laboratory and SLAC National Laboratory to develop microTCA systems for BPMs.

- The Phase I system consist of 9 AMC modules, 9 RTMs, a power supply, MicroTCA Carrier hub (MCH), CPU, EVR with distribution chassis and a microTCA chassis.
  - Goals of our trip was to commission the microTCA electronics, characterize the 3 BPMs at the ITF, run side by side measurement of the Libera system was successfully complete in June 2014.
- Phase II system consists of designing 144 Stripline BPM RTMs while Pohang Purchases ALL of the infrastructure components such as; a power supply, 19 MicroTCA Carrier hub (MCH), 19 CPU, 19 EVR with distribution chassis and a 19 microTCA chassis.

## Beam resolution using one BPM



Using a single BPM we can measure the resolution over 100 shots. This is similar to how we measure in our lab. There is a trick to this measurement in that the beam must be centered.

BPM\_Resolution\_RTM\_\_TEST\_20140623T135031

## BPM linearity over +1/-1mm



## Resolution



## Resoution at 10pC



## New PMC EVR from Hytec with SLAC RTM



## New PMC EVR from Vadatech AMC105





#### Currently under test, Result in Jan 2016

2.2 System Diagram



## Lessons Learned in production build

- Automate testing wherever possible. We could test a board in 30min.
  This still meant you are spending 2 weeks on testing good boards.
- Just because you built a system with 10 boards with 100% yield does not mean you will have the same yield at 144 boards.
  - The board Assembly house decided to change the process of stuffing the boards instead of a no-wash the washed and then baked the boards which caused the an inductor inside the filter to short a winding or two.
  - We also saw that the output of our first switcher to have a blown output FET.
  - We had sever issues with thermal pads not being soldered.
- Overall yield 85% which means we spent an extra 30 days trouble shooting boards. We only had one board where we had to replace all the components in a BPM channel because there was too many things wrong. BE PREPARED!!

## Phase II Status

- We have delivered 144 BPMs to Pohang, tested and commissioned the BPM system for the xFEL.
- SLAC developed a new PMC EVR that is compatible with mTCA.4 Zone 3 D1.0 standard. We collaborated with industry to design the AMC PMC carrier and SLAC is designing the new RTM that will fan-out 10 triggers to an RTM.
- Pohang will have beam in Feb. 2016

![](_page_11_Picture_4.jpeg)

![](_page_11_Picture_5.jpeg)

## ESS CRADA

## Pohang Phase III – Cavity BPMs

- Coming in Feb 2016 SLAC will deliver 56 Cavity BPMs systems to Pohang.
  - 5-6 mTCA crates with EVR, RTM fanout, power supplies, MCH
  - New generic mTCA RTM that will mate to SIS8300-L2
  - X-band Super-Heterodyne front-end that will mate to the RTM.

## ESS Design Philosophy

#### - The ESS design update:

- A highly collaborative project
- A baseline design based on the most suitable and best technology of today
- Collaboration partners taking on challenging design issues gave time for ESS to recruit skilled staff for coordination and integration
- Collaborations enabled the design update process to complete in time for the construction phase
  - Partners from Pre-Construction have expressed there intention to continue through Construction. Contracts under signature.
  - Contracting under way with additional partners for the construction stage, many new opportunities identified!
  - Crucial to keep the schedule, tunnel is being built...

## **Collaboration-ESS Laboratory**

![](_page_15_Picture_1.jpeg)

The European Spallation Source (ESS) aims to be the brightest source of neutrons in the world for scientific research. By the end of this decade (operational ~2019) it will be generating long pulses of neutrons. These will be used in parallel experiments that will foster major advances from aging and health, materials technology for sustainable and renewable energy, to experiments in quantum physics, biomaterials and nano-science. This is equivalent to the SNS in America. ESS plans to design beam Position Monitors (BPMs) and Low-Level RF (LLRF) systems using microTCA platform.

Copenhagen Copenhagen-University CPH Airport

### Bridge SE-DK

ENCE

SCANDINAVIA

IDEON Innovation Environment Incubators Venture Capital Marketing Advice

### Neutron Source

SCI

![](_page_16_Picture_4.jpeg)

## **ESS** Design

![](_page_17_Figure_1.jpeg)

![](_page_17_Figure_2.jpeg)

# Scope and Goals of the CRADA Agreement with ESS

The CRADA agreement was a collaboration between the ESS Accelerator Laboratory and SLAC National Laboratory to develop microTCA systems for BPMs and LLRF.

- The Phase I system consist of designing a RF Downmixer Rear-Transition-Model (RTM)
- The Phase II system consist of designing a General Purpose FPGA AMC module that could be used as an Event Timing Module, LO generation Module, and BPM calibration Module.
- The Phase III system consist of designing an Event Timing Module RTM.
- Phase IV consist of designing a LO generation and distribution RTM
- Phase V consist of designing a BPM calibrator RTM will switch in a cal tone at a TBD frequency upon receiving a trigger. This cal-tone will be distributed to X- and Y- buttons

## Super-heterodyne RTM design

![](_page_19_Figure_1.jpeg)

## Phase I RTM PCB board

![](_page_20_Picture_1.jpeg)

## Lessons Learned in production build

- SLAC designed the board and then sent it off to Europe for Fabrication. Europe does things differently than the US:
  - The board fabrication changed the layer stack-up which caused the board to be very thick. We had to mill one side to get the proper thickness.
  - RF capacitors that are easy to get in the US take 3 months to get in Europe
  - Longer board fabrication times
  - Longer Assembly times
  - Easier to get Schroff parts, Erni, anything from Europe

## Test plan

- The parameters that are of significant importance for both BPM and LLRF include those that have a large influence on resolution and accuracy.
  - S/N ratio,
  - channel-to-channel cross-talk
  - third-order intercept using two-tone measurement technique.
- These measurements check dynamic range, noise from adjacent channels, linearity.
- it is important to make sure that the RTM can be successfully operated within its attenuation range, and the LO, clock and trigger sources configured as desired.
  - To verify an FPGA code and a software driver will be needed. These are basically to control the two on-board attenuators as well the RF switches.
- Similar tests will be done in parallel by the LLRF group using a LLRF prototype connected to a mock-up pillbox cavity.

## Status

Over the past two years, SLAC and ESS Beam Instrumentation group have made a successful collaboration to design a new super-heterodyne front-end RTM for the ESS BPM and LLRF systems. The design has been done by SLAC based on the ESS requirements.

- A prototype RTM is being tested at ESS and SLAC
- The current RTM is in principle an ideal choice for the LLRF systems of the low-energy linac in terms of frequency and the number of the ACand DC-coupled input and vector modulator output ports.

After the RTM performance has been successfully verified in practice, a decision may be taken to go ahead with other RTM variants, thus fulfilling both the BPM and LLRF requirements in the low-energy as well as the high-energy linac.

![](_page_24_Picture_0.jpeg)

![](_page_24_Picture_1.jpeg)

![](_page_24_Picture_2.jpeg)

## End

![](_page_24_Picture_4.jpeg)

![](_page_24_Picture_6.jpeg)

## **Backup Slides**

## Scope of Project

- Build BPM control system for new LCLS-II Injector
  - 15 stripline BPMs
    - Standard Linac pickups, 1" diameter, 4.75" length
  - Integration into EPICS control system

![](_page_26_Picture_5.jpeg)

![](_page_26_Figure_6.jpeg)

## SLAC BPM AFE Rear-Transition Module

- Analog Front End and Calibrator
  - Designed at SLAC

![](_page_27_Figure_3.jpeg)

![](_page_27_Picture_4.jpeg)

## Digitizer

- Struck Digitizer (SIS8300)
- With SLAC modifications
  - For 300 MHz Fc
  - Install user firmware
  - Generate109 MSa/sec sampling clock

![](_page_28_Picture_6.jpeg)

## **Power Supply**

![](_page_29_Picture_1.jpeg)

Modified Wiener Power supply to solve inrush current problem. Wiener has reved the power supply and has been able to increase the power to 1KW. (Thomas Berner Talk Wed at 12:40pm)

![](_page_29_Picture_3.jpeg)

## MicroTCA Components

- CPU: Concurrent Technologies AM 310/302-52
  - 2-core Core i7 processor
  - 2 GB RAM
  - Ethernet interface
  - Serial port for IOC console

![](_page_30_Picture_6.jpeg)

- MicroTCA Carrier Hub: NAT MCH
  - Linux embedded OS
  - 2 Gigabit Ethernet interfaces
  - Serial port for MCH console

![](_page_30_Picture_11.jpeg)

## MicroTCA Components

- EVR: Micro-Research Finland PMC-EVR-230
  - Used heavily in LCLS-I
  - 3 front-panel triggers

![](_page_31_Picture_4.jpeg)

• EVR carrier: Vadatech AMC100

![](_page_31_Picture_6.jpeg)

## Review on sampling theory

![](_page_32_Figure_1.jpeg)